# Binary to Gray

# - Reference Solution

## **Instructor:-**

Muhammad Asif Hasan

E: sasifhasan@hotmail.com

School of Electrical Engineering and Computer Sciences (SEECS)

H-12 Campus, National University of Sciences and Technology (NUST)



#### Pre-Lab Tasks:

| 1. | What do you mean by binary codes for the decimal digits? Give some examples and |
|----|---------------------------------------------------------------------------------|
|    | codes (tables) for the decimal digits.                                          |

In computing and electronics, burny codel decimal (BCD) is a class of binary encoding of decimal numbers, where each decimal digit is represented by a fixed number of bits.

| Decimal | BCD |
|---------|-----|
| 0       | 00  |
| 1       | 01  |
| 2       | 10  |
| 3       | 11  |

2. What is a self-complementing code? Name any two of them; show their complementing nature with examples and describe advantages.

Self complementing code is one in which the 9's complement is obtained by taking the 4's complement.

(i) Excess - 3 e.g. 1 in decimal => 0100 in Excess 3 Advantage is that the (ii) 84-2-1 e.g. 1 in decimal => 0001 in 84.2-1 design.

3. In the lab you would be implementing a gray to binary and binary to gray code converter. Make a truth table for both the codes by filling in the following tables and Simplify the expressions for W,X,Y,Z in terms of A,B,C,D and vice versa. Also give some applications in which gray code could be used.

| Dec | Bina | Binary |   |   |   | Gray |   |   |  |  |
|-----|------|--------|---|---|---|------|---|---|--|--|
|     | A    | В      | С | D | W | X    | Y | Z |  |  |
| 0   | 0    | 0      | 0 | 0 | 0 | 0    | 0 | 0 |  |  |
| 1   | 0    | 0      | 0 | - | 0 | 0    | 0 | 1 |  |  |
| 2   | 0    | 0      | ١ | 0 | 0 | 0    | 1 | 1 |  |  |
| 3   | 0    | 0      | 1 | 1 | 0 | 0    | 1 | 0 |  |  |
| 4   | 0    | 1      | 0 | 0 | 0 | 1    | 1 | 0 |  |  |
| 5   | 6    | 1      | 0 | 1 | 0 | 1    | 1 | 1 |  |  |
| 6   | 0    | 1      | 1 | 0 | 0 | 1    | 0 | 1 |  |  |

#### HINT:

Our inputs and outputs are of 4-bit each. You will have to make 4 K-Maps (Consider W as independent function of A,B,C,D, Make K-Map and simplify it). Arrive at the simplest expression for each output.

EE221 Digital Logic Design

Page 3



Muhammad Asif Hasan

E: sasifhasan@hotmail.com



| 7  | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 |
|----|---|---|---|---|---|---|---|---|
| 8  | 1 | 0 | 0 | 6 | 1 | 1 | 0 | 0 |
| 9  | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 |
| 10 | 1 | 0 | 1 | 0 | ١ | 1 | 1 | 1 |
| 11 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 |
| 12 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 |
| 13 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 |
| 14 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 |
| 15 | 1 | 1 | 1 | 1 | 1 | 0 | 8 | 0 |

W= A

X= A'B+ AB'

Y= BC'+ B'C

Z= ('0+ (0'

| Dec | Gray |   |   |   | Binary |   |   |   |  |
|-----|------|---|---|---|--------|---|---|---|--|
|     | W    | X | Y | Z | A      | B | C | 0 |  |
| 0   | 0    | 0 | 0 | 3 | 0      | 0 | 0 | 0 |  |
| 1   | 0    | 0 | 0 | 1 | 0      | 0 | 6 | 5 |  |
| 2   | 0    | 0 | 1 | 1 | 0      | 0 | 9 | 0 |  |
| 3   | 0    | 0 | 1 | 0 | 0      | 0 | 1 | I |  |
| 4   | 0    | 1 | 1 | 0 | 0      | 1 | 0 | 0 |  |
| 5   | 0    | 1 | 1 | 1 | 0      | 1 | 3 | 1 |  |
| 6   | 0    | 1 | 0 | 1 | 3      | 1 | 1 | 3 |  |
| 7   | 0    | 1 | 0 | 0 | 0      | 1 | 1 | 1 |  |
| 8   | 1    | 1 | 0 | 0 | 1      | 0 | 0 | 0 |  |
| 9   | 1    | 1 | 0 | 1 | 1      | 8 | 0 | 1 |  |
| 10  | 1    | 1 | 1 | 1 | 1      | 0 | 1 | 0 |  |
| 11  | 1    | 1 | 1 | 0 | 1      | 0 | 1 | 1 |  |
| 12  | 1    | 0 | 1 | 0 | 1      | 1 | 0 | 0 |  |
| 13  | 1    | 0 | 1 | 1 | 1      | 1 | 0 | 1 |  |
| 14  | 1    | 0 | 0 | 1 | 1      | 1 | 1 | 0 |  |
| 15  | 1    | 0 | 0 | 0 | 1      | 1 | 1 | 1 |  |

#### HINT:

Our inputs and outputs are of 4-bit each. You will have to make 4 K-Maps (Consider A as independent function of W,X,Y,Z.

Make K-Map and simplify it). Arrive at the simplest expression for each output.

A= 10)

B= 12/X + 12X/

C= MX/ Y/ + WX Y + W/X Y/ + W/ X/ Y

D= W'X'X'Z+W'X'YZ'+W'XY'Z' + WXXX + WXXYZ + WXXX 7

+ wx/Y'Z'+ wx/Y7

Reducing

C= Y'(WX'+W'X)+Y(WX+W'X') = Y'( WOX) + Y ( WOX) = (MOX) A) Y

 $D = \frac{1}{2} \left( \frac{1}{$  $= (\widehat{n} \underbrace{\emptyset} \widehat{X}) (\widehat{A} \underbrace{\emptyset} \widehat{S}) + (\widehat{n} \underbrace{\emptyset} \widehat{X}) (\widehat{A} \underbrace{\emptyset} \widehat{S})$   $= (\widehat{n} \underbrace{\emptyset} \widehat{X}) (\widehat{A} \underbrace{S} + \widehat{A} \underbrace{S}) + (\widehat{n} \underbrace{\emptyset} \widehat{X}) (\widehat{A} \underbrace{S} + \widehat{A} \underbrace{S})$ (SOY) (YOZ)



#### Muhammad Asif Hasan

E: sasifhasan@hotmail.com



#### Muhammad Asif Hasan

0

0



### National University of Sciences and Technology (NUST) School of Electrical Engineering and Computer Science

#### Lab Tasks:

#### Lab Task 1:

Implement the Binary to Gray Code Converter using  $X \cap R$  gates. Make the Schematic Diagram. What and how many gates did you use?

Do not dispatch your hardware. You will need it in lab task 3.



XOR gates used. Total number of gates = 3

#### Lab Task 2:

Realize the Gray to Binary Code Converter using exclusive-OR gates. Make the Schematic Diagram. What and how many gates did you use?

EE221 Digital Logic Design

Page 6

+1 = Y 0 Z

YOR gates used. Total number of gates = 4



#### Lab Task 3:

Now cascade the two circuits in series by connecting the outputs of binary-to-gray converter to the inputs of the gray-to-binary converter. You should be able to get the binary input at output as well. Use LEDs to show input-output relationship.



EE221 Digital Logic Design

Page 7



#### Lab Task 4:

Design and simulate the gate-level model of the circuitsyou patched. Give the code in the space provided below.

Write code over here.

Snapshots

- Verilog code snaps

- simulation result movedon snaps

EE221 Digital Logic Design

Page 8

0